Interrupt enable bits
CH0_TX_END | The interrupt enable bit for CH0_TX_END_INT. |
CH1_TX_END | The interrupt enable bit for CH1_TX_END_INT. |
CH3_TX_END | The interrupt enable bit for CH3_TX_END_INT. |
CH2_TX_END | The interrupt enable bit for CH2_TX_END_INT. |
CH0_TX_ERR | The interrupt enable bit for CH0_ERR_INT. |
CH1_TX_ERR | The interrupt enable bit for CH1_ERR_INT. |
CH2_TX_ERR | The interrupt enable bit for CH2_ERR_INT. |
CH3_TX_ERR | The interrupt enable bit for CH3_ERR_INT. |
CH2_TX_THR_EVENT | The interrupt enable bit for CH2_TX_THR_EVENT_INT. |
CH0_TX_THR_EVENT | The interrupt enable bit for CH0_TX_THR_EVENT_INT. |
CH3_TX_THR_EVENT | The interrupt enable bit for CH3_TX_THR_EVENT_INT. |
CH1_TX_THR_EVENT | The interrupt enable bit for CH1_TX_THR_EVENT_INT. |
CH3_TX_LOOP | The interrupt enable bit for CH3_TX_LOOP_INT. |
CH1_TX_LOOP | The interrupt enable bit for CH1_TX_LOOP_INT. |
CH2_TX_LOOP | The interrupt enable bit for CH2_TX_LOOP_INT. |
CH0_TX_LOOP | The interrupt enable bit for CH0_TX_LOOP_INT. |
CH4_RX_END | The interrupt enable bit for CH4_RX_END_INT. |
CH6_RX_END | The interrupt enable bit for CH4_RX_END_INT. |
CH5_RX_END | The interrupt enable bit for CH4_RX_END_INT. |
CH7_RX_END | The interrupt enable bit for CH4_RX_END_INT. |
CH4_RX_ERR | The interrupt enable bit for CH4_ERR_INT. |
CH5_RX_ERR | The interrupt enable bit for CH4_ERR_INT. |
CH6_RX_ERR | The interrupt enable bit for CH4_ERR_INT. |
CH7_RX_ERR | The interrupt enable bit for CH4_ERR_INT. |
CH6_RX_THR_EVENT | The interrupt enable bit for CH4_RX_THR_EVENT_INT. |
CH4_RX_THR_EVENT | The interrupt enable bit for CH4_RX_THR_EVENT_INT. |
CH5_RX_THR_EVENT | The interrupt enable bit for CH4_RX_THR_EVENT_INT. |
CH7_RX_THR_EVENT | The interrupt enable bit for CH4_RX_THR_EVENT_INT. |
TX_CH3_DMA_ACCESS_FAIL | The interrupt enable bit for CH3_DMA_ACCESS_FAIL_INT. |
RX_CH7_DMA_ACCESS_FAIL | The interrupt enable bit for CH7_DMA_ACCESS_FAIL_INT. |